Manuals database logo
manualsdatabase
Your AI-powered manual search engine

LAPIS Semiconductor ML610Q174 manuals

ML610Q174 first page preview

ML610Q174

Table of contents
  1. FEUL610Q174
  2. Table Of Contents
  3. Table Of Contents
  4. Table Of Contents
  5. Table Of Contents
  6. Table Of Contents
  7. Table Of Contents
  8. Table Of Contents
  9. Table Of Contents
  10. Table Of Contents
  11. Table Of Contents
  12. Table Of Contents
  13. Table Of Contents
  14. Overview
  15. Configuration of Functional Blocks
  16. Pins
  17. List of Pins
  18. Pin Description
  19. Termination of Unused Pins
  20. CPU and Memory Space
  21. Data Memory Space
  22. Instruction Length
  23. Description of Registers
  24. Data Segment Register (DSR)
  25. Reset Function
  26. Description of Operation
  27. MCU Control Function
  28. Stop Code Acceptor (STPACP)
  29. Standby Control Register (SBYCON)
  30. Block Control Register 0 (BLKCON0)
  31. Block Control Register 2 (BLKCON2)
  32. Block Control Register 4 (BLKCON4)
  33. Block Control Register 6 (BLKCON6)
  34. Block Control Register 7 (BLKCON7)
  35. STOP Mode
  36. STOP Mode When CPU Operates with High-Speed Clock
  37. Note on Return Operation from STOP/HALT Mode
  38. Block control function
  39. Interrupts (INTs)
  40. Interrupt Enable Register 0 (IE0)
  41. Interrupt Enable Register 1 (IE1)
  42. Interrupt Enable Register 2 (IE2)
  43. Interrupt Enable Register 3 (IE3)
  44. Interrupt Enable Register 4 (IE4)
  45. Interrupt Enable Register 5 (IE5)
  46. Interrupt Enable Register 6 (IE6)
  47. Interrupt Enable Register 7 (IE7)
  48. Interrupt Request Register 0 (IRQ0)
  49. Interrupt Request Register 1 (IRQ1)
  50. Interrupt Request Register 2 (IRQ2)
  51. Interrupt Request Register 3 (IRQ3)
  52. Interrupt Request Register 4 (IRQ4)
  53. Interrupt Request Register 5 (IRQ5)
  54. Interrupt Request Register 6 (IRQ6)
  55. Interrupt Request Register 7 (IRQ7)
  56. Maskable Interrupt Processing
  57. Notes on Interrupt Routine
  58. Interrupt Disable State
  59. port.
  60. Frequency Control Register 0(FCON0)
  61. Frequency Control Register 1 (FCON1)
  62. Frequency Status Register (FSTAT)
  63. External Interrupt
  64. High-Speed Clock
  65. High-Speed External Clock Input Mode
  66. Operation of High-Speed Clock Generation Circuit
  67. Switching of System Clock
  68. Register setup of the port
  69. When the P20 pin (LSCLK:output) operates as the low-speed clock output function
  70. When the P36 pin (LSCLK:output) operates as the low-speed clock output function
  71. Time Base Counter
  72. Low-Speed Time Base Counter (LTBR)
  73. High-Speed Time Base Counter Divide Register (HTBDR)
  74. High-Speed Time Base Counter
  75. Low-Speed Time Base Counter Frequency Adjustment Function
  76. Timers
  77. Timer 0 Data Register (TM0D)
  78. Timer 1 Data Register (TM1D)
  79. Timer 8 Data Register (TM8D)
  80. Timer 9 Data Register (TM9D)
  81. Timer A Data Register (TMAD)
  82. Timer B Data Register (TMBD)
  83. Timer 0 Counter Register (TM0C)
  84. Timer 1 Counter Register (TM1C)
  85. Timer 8 Counter Register (TM8C)
  86. Timer 9 Counter Register (TM9C)
  87. Timer A Counter Register (TMAC)
  88. Timer B Counter Register (TMBC)
  89. Timer 0 Control Register 0 (TM0CON0)
  90. Timer 1 Control Register 0 (TM1CON0)
  91. Timer 8 Control Register 0 (TM8CON0)
  92. Timer 9 Control Register 0 (TM9CON0)
  93. Timer A Control Register 0 (TMACON0)
  94. Timer B Control Register 0 (TMBCON0)
  95. Timer 0 Control Register 1 (TM0CON1)
  96. Timer 1 Control Register 1 (TM1CON1)
  97. Timer 8 Control Register 1 (TM8CON1)
  98. Timer 9 Control Register 1 (TM9CON1)
  99. Timer A Control Register 1 (TMACON1)
  100. Timer B Control Register 1 (TMBCON1)
  101. Handling example when you do not want to use the watch dog timer
  102. Configuration
  103. PWM4 Period Registers (PW4PL, PW4PH)
  104. PWM4 Duty Registers (PW4DL, PW4DH)
  105. PWM4 Counter Registers (PW4CH, PW4CL)
  106. PWM4 Control Register 0 (PW4CON0)
  107. PWM4 Control Register 1 (PW4CON1)
  108. PWM4 Control Register 2 (PW4CON2)
  109. PWM4 Control Register 3 (PW4CON3)
  110. PWM5 Period Registers (PW5PL, PW5PH)
  111. PWM5 Duty Registers (PW5DL, PW5DH)
  112. PWM5 Counter Registers (PW5CH, PW5CL)
  113. PWM5 Control Register 0 (PW5CON0)
  114. PWM5 Control Register 1 (PW5CON1)
  115. PWM5 Control Register 2 (PW5CON2)
  116. PWM6 Period Registers (PW6PL, PW6PH)
  117. PWM6 Duty Registers (PW6DL, PW6DH)
  118. PWM6 Counter Registers (PW6CH, PW6CL)
  119. PWM6 Control Register 0 (PW6CON0)
  120. PWM6 Control Register 1 (PW6CON1)
  121. PWM6 Control Register 2 (PW6CON2)
  122. Repeat Mode with PWM4 and PWM5 Cooperation Mode (Dead Time Setting Is Not Used P45MD="1", P4DTMD="0", P4MD="0")
  123. Repeat Mode with PWM4 and PWM5 Cooperation Mode (Dead Time Setting Is Used P45MD="1", P4DTMD="1", P4MD="0")
  124. One-shot Mode with PWM4 and PWM5 Cooperation Mode (Dead Time Setting Is Used P45MD="1", P4DTMD="1", P4MD="1")
  125. Software Start Mode
  126. External Input Start Mode
  127. Software Start or External Input Clear Mode
  128. Emergency Stop Operation
  129. Specifying Port Registers
  130. Functioning P43 Pin (PWM4) as PWM Output
  131. Functioning P35 Pin (PWM5) as PWM Output
  132. Functioning P47 Pin (PWM5) as PWM Output
  133. Functioning P53 Pin (PWM6) as PWM Output
  134. Synchronous Serial Port
  135. Serial Port Transmit/Receive Buffers (SIO0BUFL, SIO0BUFH)
  136. Serial Port Transmit/Receive Buffers (SIO1BUFL, SIO1BUFH)
  137. Serial Port Control Register (SIO0CON)
  138. Serial Port Control Register (SIO1CON)
  139. Serial Port Mode Register 0 (SIO0MOD0)
  140. Serial Port Mode Register 0 (SIO1MOD0)
  141. Serial Port Mode Register 1 (SIO0MOD1)
  142. Serial Port Mode Register 1 (SIO1MOD1)
  143. Receive Operation
  144. Transmit/Receive Operation
  145. UART
  146. UART0 Transmit/Receive Buffer (UA0BUF)
  147. UART0 Control Register (UA0CON)
  148. UART0 Mode Register 0 (UA0MOD0)
  149. UART1 Mode Register 0 (UA1MOD0)
  150. UART0 Mode Register 1 (UA0MOD1)
  151. UART1 Mode Register 1 (UA1MOD1)
  152. UART0 Baud Rate Registers L, H (UA0BRTL, UA0BRTH)
  153. UART1 Baud Rate Registers L, H (UA1BRTL, UA1BRTH)
  154. UART0 Status Register (UA0STAT)
  155. UART1 Status Register (UA1STAT)
  156. Baud Rate
  157. Transmit Data Direction
  158. Transmit Operation
  159. Detection of Start bit
  160. Reception Margin
  161. When operating the UART function using PF3 pin (TXD0:output) and PF2 pin (RXD0:input)
  162. When operating the UART function using PF7 pin (TXD1:output) and PF6 pin (RXD1:input)
  163. I2C Bu Interface
  164. I 2 C Bus 0 Control Register (I2C0CON)
  165. Communication Operation Timing
  166. I 2 C Bus 0 Status Register (I2C0STAT)
  167. Operation Waveforms
  168. Functioning P41(SCL) and P40(SDA) as the I2C
  169. Port 0 Control Registers 0, 1 (P0CON0, P0CON1)
  170. External Interrupt Control Registers 0, 1 (EXICON0, EXICON1)
  171. External Interrupt Control Register 2 (EXICON2)
  172. Port 1 Data Register (P1D)
  173. Port 1 Control Registers 0,1 (P1CON0, P1CON1)
  174. Port 2 Data Register (P2D)
  175. Port 2 control registers 0, 1 (P2CON0, P2CON1)
  176. Port 2 Mode Register (P2MOD)
  177. Port 3 Direction Register (P3DIR)
  178. Port 3 control registers 0, 1 (P3CON0, P3CON1)
  179. Port 3 Mode Registers 0, 1 (P3MOD0, P3MOD1)
  180. Port 4 Direction Register (P4DIR)
  181. Port 4 Control Registers 0, 1 (P4CON0, P4CON1)
  182. Port 4 Mode Registers 0, 1 (P4MOD0, P4MOD1)
  183. Port 5 Direction Register (P5DIR)
  184. Port 5 Control Registers 0, 1 (P5CON0, P5CON1)
  185. Port 5 Mode Registers 0, 1 (P5MOD0, P5MOD1)
  186. Port 9 Data Register (P9D)
  187. Port 9 Control Registers 0, 1 (P9CON0, P9CON1)
  188. Port C Data Register (PCD)
  189. Port C Direction Register (PCDIR)
  190. Port C control registers 0, 1 (PCCON0, PCCON1)
  191. Secondary Function
  192. Port D Data Register (PDD)
  193. Port D Direction Register (PDDIR)
  194. Port D control registers 0, 1 (PDCON0, PDCON1)
  195. Port F Mode Registers 0, 1 (PFMOD0, PFMOD1)
  196. LCD Drivers
  197. Features
  198. Configuration of the LCD drive voltage control circuit
  199. Bias Circuit Control Register 0 (BIASCON)
  200. Display Mode Register 0 (DSPMOD0)
  201. Display Control Register (DSPCON)
  202. Bias circuit Mode Register 0 (BIASMOD)
  203. Display Registers (DSPR00 to DSPR17, DSPR20 to DSPR27)
  204. LCD port segment selection register 1 (LSELS1)
  205. LCD port segment selection register 2 (LSELS2)
  206. LCD port segment selection register 4 (LSELS4)
  207. LCD port common selection register 0 (LSELC0)
  208. Display Register Segment Map
  209. Built-in division resistance for LCD drive voltage generation
  210. Common Output Waveforms for 1/4 duty and 1/3 bias
  211. Segment Output Waveform for 1/4 duty and 1/3 bias
  212. Common Output Waveforms for 1/4 duty and 1/2 bias
  213. Segment Output Waveform for 1/4 duty and 1/2 bias
  214. Successive Approximation Type A/D Converter (SA-ADC)
  215. SA-ADC Result Register 0L (SADR0L)
  216. SA-ADC Result Register 1L (SADR1L)
  217. SA-ADC Result Register 2L (SADR2L)
  218. SA-ADC Result Register 3L (SADR3L)
  219. SA-ADC Result Register 4L (SADR4L)
  220. SA-ADC Result Register 5L (SADR5L)
  221. SA-ADC Result Register 6L (SADR6L)
  222. SA-ADC Result Register 7L (SADR7L)
  223. SA-ADC Result Register 8L (SADR8L)
  224. SA-ADC Result Register 9L (SADR9L)
  225. SA-ADC Result Register AL (SADRAL)
  226. SA-ADC Result Register BL (SADRBL)
  227. SA-ADC Control Register 0 (SADCON0)
  228. SA-ADC Control Register 1 (SADCON1)
  229. SA-ADC Mode Register 0 (SADMOD0)
  230. SA-ADC Mode Register 1 (SADMOD1)
  231. Operation of Successive Approximation Type A/D Converter
  232. Battery Level Detector
  233. Battery Level Detector Control Register 0 (BLDCON0)
  234. Battery Level Detector Control Register 1 (BLDCON1)
  235. Operation of Battery Level Detector
  236. Analog Comparator
  237. Comparator0 Control Register 0 (CMP0CON0)
  238. Comparator0 Control Registers 1 (CMP0CON1)
  239. Comparator1 Control Register 0 (CMP1CON0)
  240. Comparator0 Control Registers 1 (CMP1CON1)
  241. Interrupt Request
  242. Power Supply Circuit
  243. Flash Memory Programming
  244. Flash Address Register L,H (FLASHAL,H)
  245. Flash Data Register L,H (FLASHDL,H)
  246. Flash Control Register (FLASHCON)
  247. Flash Acceptor (FLASHACP)
  248. Flash Self Register (FLASHSLF)
  249. Flash Remap Register (REMAPADD)
  250. Block Erase Function
  251. Sector Erase Function
  252. word Write Function
  253. Remap function by software
  254. Remap function by hardware (external terminal)
  255. Notes in Use
  256. How to Connect the On-Chip Debug Emulator
  257. Code-Option
  258. Code-Option Register (CODEOP0)
  259. The method of a setup of Code-Option data
  260. Appendix A Registers
  261. Appendix C Electrical Characteristics
  262. Appendix D The example of an application circuit
  263. Appendix E Check List
  264. Secondary and Tertiary Functions
Related products
ML62Q1577ML7414ML7344ML7345ML7105ML7404ML7411ML7406ML7345DML7345C
LAPIS Semiconductor categories
More LAPIS Semiconductor categories
Manuals database logo
manualsdatabase
Your AI-powered manual search engine