Manuals database logo
manualsdatabase
Your AI-powered manual search engine

NEC V850ES/KE1 manuals

V850ES/KE1 first page preview

V850ES/KE1

Brand: NEC | Category: Microcontrollers
Table of contents
  1. Table Of Contents
  2. Table Of Contents
  3. Table Of Contents
  4. Table Of Contents
  5. Table Of Contents
  6. Table Of Contents
  7. Table Of Contents
  8. Table Of Contents
  9. Table Of Contents
  10. CHAPTER 1 INTRODUCTION
  11. K0/Kx1+, 78K0/Kx1 products lineup
  12. Features
  13. Applications
  14. Pin Configuration (Top View)
  15. Function Block Configuration
  16. Overview of Functions
  17. CHAPTER 2 PIN FUNCTIONS
  18. Pin I/O Circuits and Recommended Connection of Unused Pins
  19. Pin I/O Circuits
  20. CHAPTER 3 CPU FUNCTIONS
  21. CPU Register Set
  22. Program register set
  23. System register set
  24. Operating Modes
  25. Address Space
  26. Wraparound of CPU address space
  27. Memory map
  28. Areas
  29. Recommended use of address space
  30. Peripheral I/O registers
  31. Special registers
  32. Cautions
  33. CHAPTER 4 PORT FUNCTIONS
  34. Port Configuration
  35. Port 0
  36. Port 3
  37. Port 4
  38. Port 5
  39. Port 7
  40. Port 9
  41. Port CM
  42. Port DL
  43. Block Diagrams
  44. Port Register Setting When Alternate Function Is Used
  45. Hysteresis characteristics
  46. CHAPTER 5 CLOCK GENERATION FUNCTION
  47. Configuration
  48. Registers
  49. Operation
  50. PLL Function
  51. Usage
  52. CHAPTER 6 16-BIT TIMER/EVENT COUNTER P (TMP)
  53. Timer output operations
  54. Eliminating Noise on Capture Trigger Input Pin (TIP0a)
  55. CHAPTER 7 16-BIT TIMER/EVENT COUNTER 0
  56. Square wave output operation
  57. External event counter operation
  58. Operation in clear & start mode entered by TI010 pin valid edge input
  59. Free-running timer operation
  60. PPG output operation
  61. One-shot pulse output operation
  62. Pulse width measurement operation
  63. Special Use of TM01
  64. CHAPTER 8 8-BIT TIMER/EVENT COUNTER 5
  65. Operation as external event counter
  66. Square-wave output operation
  67. bit PWM output operation
  68. Operation as interval timer (16 bits)
  69. Operation as external event counter (16 bits)
  70. Square-wave output operation (16-bit resolution)
  71. CHAPTER 9 8-BIT TIMER H
  72. PWM output mode operation
  73. Carrier generator mode operation
  74. CHAPTER 10 INTERVAL TIMER, WATCH TIMER
  75. Watch Timer
  76. Register
  77. CHAPTER 11 WATCHDOG TIMER FUNCTIONS
  78. Watchdog Timer 2
  79. Function
  80. Security Function
  81. Overview
  82. Trigger modes
  83. Operation modes
  84. Power fail detection function
  85. Setting method
  86. How to Read A/D Converter Characteristics Table
  87. Interrupt Request Signals
  88. Transmit operation
  89. Continuous transmission operation
  90. Receive operation
  91. Reception error
  92. Parity types and corresponding operation
  93. Receive data noise filter
  94. SBF transmission/reception (UART0 only)
  95. Dedicated Baud Rate Generator n (BRGn)
  96. Serial clock generation
  97. Baud rate setting example
  98. Allowable baud rate range during reception
  99. Transfer rate during continuous transmission
  100. CHAPTER 15 CLOCKED SERIAL INTERFACE 0 (CSI0)
  101. Single transfer mode
  102. Continuous transfer mode
  103. Output Pins
  104. Functions
  105. Start condition
  106. Addresses
  107. Stop condition
  108. Wait state
  109. Master device operation
  110. Slave device operation (when receiving slave address (match with address))
  111. Slave device operation (when receiving extension code)
  112. Operation without communication
  113. Operation when arbitration loss occurs (no communication after arbitration loss)
  114. Interrupt Request Signal (INTIIC0) Generation Timing and Wait Control
  115. Address Match Detection Method
  116. Extension Code
  117. Arbitration
  118. Wakeup Function
  119. Communication Reservation
  120. When communication reservation function is disabled (IICF0.IICRSV0 bit
  121. Communication Operations
  122. Master operation in single master system
  123. Master operation in multimaster system
  124. Slave operation
  125. Timing of Data Communication
  126. CHAPTER 17 INTERRUPT/EXCEPTION PROCESSING FUNCTION
  127. Non-Maskable Interrupts
  128. Restore
  129. NP flag
  130. Maskable Interrupts
  131. Priorities of maskable interrupts
  132. Interrupt control register (xxlCn)
  133. Interrupt mask registers 0, 1, 3 (IMR0, IMR1, IMR3)
  134. In-service priority register (ISPR)
  135. ID flag
  136. Watchdog timer mode register 1 (WDTM1)
  137. External Interrupt Request Input Pins (NMI, INTP0 to INTP7)
  138. Edge detection
  139. Software Exceptions
  140. EP flag
  141. Exception Trap
  142. Debug trap
  143. Multiple Interrupt Servicing Control
  144. Interrupt Response Time
  145. Periods in Which Interrupts Are Not Acknowledged by CPU
  146. CHAPTER 18 KEY INTERRUPT FUNCTION
  147. CHAPTER 19 STANDBY FUNCTION
  148. HALT Mode
  149. IDLE Mode
  150. STOP Mode
  151. Securing oscillation stabilization time when STOP mode is released
  152. Subclock Operation Mode
  153. Sub-IDLE Mode
  154. CHAPTER 20 RESET FUNCTION
  155. Register to Check Reset Source
  156. Reset Sources
  157. Reset operation by WDTRES1 signal
  158. Reset operation by WDTRES2 signal
  159. Power-on-clear reset operation
  160. Reset operation by low-voltage detector
  161. Reset operation by clock monitor
  162. Reset Output Function
  163. CHAPTER 21 CLOCK MONITOR
  164. Internal Oscillation Clock Operation Mode
  165. Internal Oscillation HALT Mode
  166. CHAPTER 22 LOW-VOLTAGE DETECTOR
  167. CHAPTER 23 POWER-ON-CLEAR CIRCUIT
  168. CHAPTER 24 ROM CORRECTION FUNCTION
  169. Control Registers
  170. Correction control register (CORCN)
  171. CHAPTER 25 MASK OPTION/OPTION BYTE
  172. Option Byte (Flash Memory Versions)
  173. CHAPTER 26 FLASH MEMORY
  174. Memory Configuration
  175. Functional Outline
  176. Rewriting by Dedicated Flash Programmer
  177. Communication mode
  178. Flash memory control
  179. Selection of communication mode
  180. Communication commands
  181. Pin connection
  182. Rewriting by Self Programming
  183. Standard self programming flow
  184. Flash functions
  185. Internal resources used
  186. ROM Security Function
  187. Setting
  188. CHAPTER 28 ELECTRICAL SPECIFICATIONS
  189. CHAPTER 29 PACKAGE DRAWINGS
  190. APPENDIX A DEVELOPMENT TOOLS
  191. A.1 Software Package
  192. A.4 Debugging Tools (Hardware)
  193. A.5 Debugging Tools (Software)
  194. A.6 Embedded Software
  195. APPENDIX B INSTRUCTION SET LIST
  196. B.2 Instruction Set (in Alphabetical Order)
  197. APPENDIX C REGISTER INDEX
  198. D.1 Major Revisions in This Edition
Related products
V850ES/KE1+V850ES/JJ3V850ES/DJ2V850ES/FE3-LV850ES/FG3-LV850ES/FF3-LV850ES/Jx3-HV850E/Dx3V850E/MA2V850E/MA3
NEC categories
More NEC categories
Manuals database logo
manualsdatabase
Your AI-powered manual search engine