MCM_LMFDLR field descriptionsField DescriptionPEFDL Parity or ECC Fault Data Low8.4 Functional descriptionThis section describes the functional description of MCM module.8.4.1 InterruptsThe MCM interrupt is generated if any of the following is true:• FPU input denormal interrupt is enabled (FIDCE) and an input is denormalized(FIDC)• FPU inexact interrupt is enabled (FIXCE) and a number is inexact (FIXC)• FPU underflow interrupt is enabled (FUFCE) and an underflow occurs (FUFC)• FPU overflow interrupt is enabled (FOFCE) and an overflow occurs (FOFC)• FPU divide-by-zero interrupt is enabled (FDZCE) and a divide-by-zero occurs(FDZC)• FPU invalid operation interrupt is enabled (FIOCE) and an invalid occurs (FIOC)• SRAM_L correctable (1-bit) ECC error• SRAM_L uncorrectable ECC error• SRAM_U correctable (1-bit) ECC error• SRAM_U uncorrectable ECC error• PC data parity error• PC tag parity error• Cache write buffer error8.4.1.1 Determining source of the interruptThese steps can be used to determine the exact source of the interrupt:1. Logical AND the interrupt status flags with the corresponding interrupt enable bits:ISCR[31:16] and ISCR[15:0].2. Search the result for asserted bits which indicate the exact interrupt sources.NOTEECC and Parity interrupts are determined by LMPECR(interrupt enable) and LMPEIR (interrupt source).Chapter 8 Miscellaneous Control Module (MCM)MWCT101xS Series Reference Manual, Rev. 3, 07/2019NXP Semiconductors 129