Table 4-2. Peripheral bridge 0 slot assignments (continued)System 32-bit base address SlotnumberModule0x4007_1000 113 —0x4007_2000 114 —0x4007_3000 115 Analog comparator (CMP) / 6-bit digital-to-analog converter (DAC)0x4007_4000 116 —0x4007_5000 117 —0x4007_6000 118 SPI 00x4007_7000 119 —0x4007_8000 120 —0x4007_9000 121 —0x4007_A000 122 —0x4007_B000 123 —0x4007_C000 124 Low-leakage wakeup unit (LLWU)0x4007_D000 125 Power management controller (PMC)0x4007_E000 126 System Mode controller (SMC)0x4007_F000 127 Reset Control Module (RCM)0x400F_F000 128 GPIO controller4.6.3 Modules Restricted Access in User ModeIn user mode, for MCG, RCM, SIM (slot 71 and 72), SMC, LLWU, and PMC, reads areallowed, but writes are blocked and generate bus error.4.7 Private Peripheral Bus (PPB) memory mapThe PPB is part of the defined ARM bus architecture and provides access to selectprocessor-local modules. These resources are only accessible from the core; other systemmasters do not have access to them.Table 4-3. PPB memory mapSystem 32-bit Address Range Resource Additional Range Detail Resource0xE000_0000–0xE000_DFFF ReservedTable continues on the next page...Private Peripheral Bus (PPB) memory mapKL04 Sub-Family Reference Manual, Rev. 3.1, November 201298 Freescale Semiconductor, Inc.