DMA memory map (continued)Absoluteaddress(hex)Register name Width(in bits) Access Reset value Section/page4000_907ETCD Beginning Minor Loop Link, Major Loop Count(Channel Linking Enabled)(DMA_TCD3_BITER_ELINKYES)16 R/W Undefined 21.3.30/4684000_907ETCD Beginning Minor Loop Link, Major Loop Count(Channel Linking Disabled)(DMA_TCD3_BITER_ELINKNO)16 R/W Undefined 21.3.31/4694000_9080 TCD Source Address (DMA_TCD4_SADDR) 32 R/W Undefined 21.3.17/4574000_9084 TCD Signed Source Address Offset (DMA_TCD4_SOFF) 16 R/W Undefined 21.3.18/4584000_9086 TCD Transfer Attributes (DMA_TCD4_ATTR) 16 R/W Undefined 21.3.19/4584000_9088 TCD Minor Byte Count (Minor Loop Disabled)(DMA_TCD4_NBYTES_MLNO) 32 R/W Undefined 21.3.20/4594000_9088 TCD Signed Minor Loop Offset (Minor Loop Enabled andOffset Disabled) (DMA_TCD4_NBYTES_MLOFFNO) 32 R/W Undefined 21.3.21/4604000_9088 TCD Signed Minor Loop Offset (Minor Loop and OffsetEnabled) (DMA_TCD4_NBYTES_MLOFFYES) 32 R/W Undefined 21.3.22/4614000_908C TCD Last Source Address Adjustment(DMA_TCD4_SLAST) 32 R/W Undefined 21.3.23/4624000_9090 TCD Destination Address (DMA_TCD4_DADDR) 32 R/W Undefined 21.3.24/4624000_9094 TCD Signed Destination Address Offset(DMA_TCD4_DOFF) 16 R/W Undefined 21.3.25/4634000_9096 TCD Current Minor Loop Link, Major Loop Count (ChannelLinking Enabled) (DMA_TCD4_CITER_ELINKYES) 16 R/W Undefined 21.3.26/4634000_9096 DMA_TCD4_CITER_ELINKNO 16 R/W Undefined 21.3.27/4644000_9098 TCD Last Destination Address Adjustment/Scatter GatherAddress (DMA_TCD4_DLASTSGA) 32 R/W Undefined 21.3.28/4654000_909C TCD Control and Status (DMA_TCD4_CSR) 16 R/W Undefined 21.3.29/4664000_909ETCD Beginning Minor Loop Link, Major Loop Count(Channel Linking Enabled)(DMA_TCD4_BITER_ELINKYES)16 R/W Undefined 21.3.30/4684000_909ETCD Beginning Minor Loop Link, Major Loop Count(Channel Linking Disabled)(DMA_TCD4_BITER_ELINKNO)16 R/W Undefined 21.3.31/4694000_90A0 TCD Source Address (DMA_TCD5_SADDR) 32 R/W Undefined 21.3.17/4574000_90A4 TCD Signed Source Address Offset (DMA_TCD5_SOFF) 16 R/W Undefined 21.3.18/458Table continues on the next page...Chapter 21 Direct Memory Access Controller (eDMA)K51 Sub-Family Reference Manual, Rev. 6, Nov 2011Freescale Semiconductor, Inc. 425