40.4.15 SAI MCLK Control Register (I2Sx_MCR)The MCLK Control Register (MCR) controls the clock source and direction of the audiomaster clock.Address: 4002_F000h base + 100h offset = 4002_F100hBit 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16R DUF MOE 0 MICS 0WReset 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0Bit 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0R 0WReset 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0I2Sx_MCR field descriptionsField Description31DUFDivider Update FlagProvides the status of on-the-fly updates to the MCLK divider ratio.0 MCLK divider ratio is not being updated currently.1 MCLK divider ratio is updating on-the-fly. Further updates to the MCLK divider ratio are blocked whilethis flag remains set.30MOEMCLK Output EnableEnables the MCLK divider and configures the MCLK signal pin as an output. When software clears thisfield, it remains set until the MCLK divider is fully disabled.0 MCLK signal pin is configured as an input that bypasses the MCLK divider.1 MCLK signal pin is configured as an output from the MCLK divider and the MCLK divider is enabled.29–26ReservedThis field is reserved.This read-only field is reserved and always has the value 0.25–24MICSMCLK Input Clock SelectSelects the clock input to the MCLK divider. This field cannot be changed while the MCLK divider isenabled. See the chip-specific information for the connections to these inputs.00 MCLK divider input clock 0 is selected.01 MCLK divider input clock 1 is selected.10 MCLK divider input clock 2 is selected.11 MCLK divider input clock 3 is selected.Reserved This field is reserved.This read-only field is reserved and always has the value 0.Chapter 40 Synchronous Audio Interface (SAI)KL27 Sub-Family Reference Manual , Rev. 5, 01/2016Freescale Semiconductor, Inc. 811